# **ARTICLE** DOI: 10.1038/s41467-017-00869-x **OPEN** # A novel true random number generator based on a stochastic diffusive memristor Hao Jiang<sup>1</sup>, Daniel Belkin<sup>1,2</sup>, Sergey E. Savel'ev <sup>3</sup>, Siyan Lin<sup>1</sup>, Zhongrui Wang<sup>1</sup>, Yunning Li<sup>1</sup>, Saumil Joshi<sup>1</sup>, Rivu Midya<sup>1</sup>, Can Li <sup>1</sup>, Mingyi Rao<sup>1</sup>, Mark Barnell<sup>4</sup>, Qing Wu<sup>4</sup>, J. Joshua Yang <sup>1</sup> & Qiangfei Xia<sup>1</sup> The intrinsic variability of switching behavior in memristors has been a major obstacle to their adoption as the next generation of universal memory. On the other hand, this natural stochasticity can be valuable for hardware security applications. Here we propose and demonstrate a novel true random number generator utilizing the stochastic delay time of threshold switching in a $\operatorname{Ag:SiO}_2$ diffusive memristor, which exhibits evident advantages in scalability, circuit complexity, and power consumption. The random bits generated by the diffusive memristor true random number generator pass all 15 NIST randomness tests without any post-processing, a first for memristive-switching true random number generators. Based on nanoparticle dynamic simulation and analytical estimates, we attribute the stochasticity in delay time to the probabilistic process by which $\operatorname{Ag}$ particles detach from a $\operatorname{Ag}$ reservoir. This work paves the way for memristors in hardware security applications for the era of the Internet of Things. 1 <sup>&</sup>lt;sup>1</sup>Department of Electrical and Computer Engineering, University of Massachusetts, Amherst, MA 01003, USA. <sup>2</sup> Swarthmore College, Swarthmore, PA 19081, USA. <sup>3</sup> Department of Physics, Loughborough University, Loughborough LE11 3TU, UK. <sup>4</sup> Air Force Research Lab, Information Directorate, Rome, NY 13441, USA. Hao Jiang, Daniel Belkin and Sergey E. Savel'ev contributed equally to this work. Correspondence and requests for materials should be addressed to J.J.Y. (email: jiyang@umass.edu) or to Q.X. (email: qxia@umass.edu) he internet of things (IoT) is a network of devices, sensors, and other items of various functionalities that interact and exchange data electronically<sup>1</sup>. Because of the explosive growth in the number of IoT objects (estimated to be 50 billion by 2020<sup>2</sup>) and overwhelming reliance on cyberspace, the existing hardware infrastructure is increasingly vulnerable to a wide range of security threats<sup>3</sup>. When software-based data securing methods are no longer sufficient because they are easily attacked, hardware security systems become critical. A true random number generator (TRNG) is a hardware component that generates a string of random bits, which can be used as a cryptographic key. It relies on intrinsic stochasticity in physical variables as a source of randomness. For example, thermal noise is often exploited by TRNGs via oscillator jitter<sup>4</sup>, resistor-amplifier-Analog/Digital converter chains<sup>5</sup>, or metastable elements with capacitive feedback<sup>6</sup>. Other approaches include using telegraph noise<sup>7</sup>, current fluctuation in oxide after soft breakdown<sup>8</sup>, or time-dependent oxide breakdown process<sup>9</sup>. However, all prior TRNGs have suffered from drawbacks in scalability, circuit complexity, or relied on post-processing such as a "Von Neumann corrector" to remove bias from the generated bit sequences<sup>4–13</sup>. Memristors<sup>14–16</sup>, or resistive switching devices, have been proposed and demonstrated for a broad spectrum of applications<sup>16–19</sup> because of their attractive properties, such as low power consumption<sup>20</sup>, fast switching speed<sup>21</sup>, high endurance<sup>22</sup>, excellent scalability<sup>23</sup>, and CMOS-compatibility<sup>24</sup>. The intrinsic variation in switching parameters is a major challenge for some applications such as non-volatile memory<sup>25</sup>. However, this random behavior can be helpful in stochastic computing and hardware security applications<sup>26–28</sup>. For example, Huang et al. proposed a TRNG based on random telegraph noise (RTN) from the low resistance state of a W/TiN/TiON/SiO<sub>2</sub>/Si memristor. The resulting circuit, however, proved difficult to activate and control because the probabilities of "0" and "1" were heavily dependent on the applied voltages<sup>29</sup>. Balatti et al. demonstrated a TRNG using cycle-to-cycle and device-to-device voltage variations from Cu/AlOx and Ti/HfOx based memristors, respectively<sup>30, 31</sup>. Besides the need for complicated probability tracking and careful tuning of the applied voltage/current, a pair of SET and RESET pulses were required to generate each random bit since those memristive devices are non-volatile. More importantly, none of the aforementioned memristor based TRNGs passed all the 15 NIST Special Publication 800-22 randomness tests<sup>32</sup> even with post-processing of data, leaving the claimed true nature of the randomness debatable. Most recently, Wei et al. demonstrated a TRNG using randomness from small readcurrent fluctuation at certain resistance states in TaO<sub>x</sub>-based devices. Sophisticated algorithms and circuits were needed to ensure the quality of generated binary bits before they could pass the NIST tests<sup>33</sup>. Here, we propose and demonstrate a novel TRNG based on a diffusive memristor, a newly developed volatile device that relies on the diffusion dynamics of metal atoms in the memristive layer<sup>34, 35</sup>. The device switches to a low-resistance state under a voltage pulse after a random delay time, and relaxes back to the high-resistance state spontaneously upon removal of the applied electrical bias. We use the intrinsic stochasticity of the delay time as the source of randomness to build a TRNG unit that consists of only a diffusive memristor, a comparator, an AND-gate, and a counter. Compared with previous TRNGs based on non-volatile memristors<sup>30, 31</sup>, the self-OFF-switching behavior in the diffusive memristor greatly reduces the energy consumption since no RESET process is required. Our TRNG also has evident advantages in circuit complexity because the randomness is generated and harvested directly using simple elements. The diffusive memristor TRNG can easily be incorporated into memory subsystems, greatly increasing the security, and the area efficiency<sup>33</sup>. More importantly, the bits generated by our diffusive memristor **Fig. 1** Stochastic threshold switching behavior in a Ag:SiO<sub>2</sub> based diffusive memristor. **a** Optical microscopic image of the $5 \times 5 \,\mu\text{m}^2$ Ag:SiO<sub>2</sub> cross-point device. *Scale bar*, 50 μm. *Inset* shows geometry of the Ag:SiO<sub>2</sub> diffusive memristor. Note that a 5 nm Ag layer is inserted between switching layer and top electrode to provide enough Ag supply. **b** 50 Consecutive DC switching cycles of the diffusive memristor connected to a 4.7 MΩ series resistor. **c** Typical pulse switching behavior of the diffusive memristor. Under a voltage pulse (300 μs in this case), some delay time is needed before the device abruptly turns ON. Inset shows the circuit for the measurements with a 120 kΩ resistor connected in series to the memristor. **d** Distribution of delay time for different input pulse amplitude (0.4 to 0.9 V at 50 Hz). A higher voltage leads to a shorter average delay time with a narrower distribution TRNG pass all 15 NIST Special Publication 800-22 randomness tests without any post-processing. Utilizing nanoparticle dynamic simulations and simple analytical estimates, we reveal for the first time that the stochasticity in delay time originates from the stochastic process by which Ag particles detach from a Ag reservoir before their transportation to form the conduction channel(s) within SiO<sub>2</sub> matrix. The new mechanism based on ionic/atomic motion indicates that our TRNG may be less vulnerable to environmental variations such as radiation relative to other electron-based TRNGs<sup>36</sup>. #### Results Stochastic volatile switching behavior of a Ag:SiO<sub>2</sub> diffusive memristor. The optical image and geometry of a Ag:SiO<sub>2</sub> based 5 $\mu$ m × 5 $\mu$ m cross-point diffusive memristor used in this work is schematically shown in Fig. 1a. The device has a Pt/Ag/Ag:SiO<sub>2</sub>/Pt stack with another 30 nm thick Au on the top electrode for better contact with measurement probes (see Methods for device fabrication details). Unlike in diffusive memristors used for other applications<sup>34</sup>, an extra Ag layer (5 nm) was inserted between the switching layer and the top electrode as a reservoir of Ag atoms to avoid any Ag depletion during switching. After fabrication, the Ag doping ratio in the Ag:SiO<sub>2</sub> switching layer was determined to be around 17% (atomic ratio) by X-ray photoelectron spectroscopy (XPS; Supplementary Fig. 1a). According to bright-field transmission electron microscopy (TEM) analysis of a 10 nm Ag: $SiO_2$ layer deposited on a thin $SiN_x$ membrane fabricated in the same batch, dense Ag nanoclusters (mostly 2 to 5 nm in diameter with a few outliers of 10 nm) were uniformly dispersed in the $SiO_2$ matrix (Supplementary Fig. 1b). The $Ag:SiO_2$ device did not require electroforming and exhibited reliable threshold under quasi-DC sweeps with a $> 10^5$ ON/OFF window, a sub-100 nA operation current and an extremely low (< pA) leakage current at OFF state (Fig. 1b). The device abruptly reached a low resistance state at a threshold voltage of around 0.5 V (ON-switching), followed by a spontaneous relaxation back to the high-resistance state when the voltage swept back to below 0.3 V (self-OFF-switching), confirming the volatility of the device. Multiple switching sweeps of the device also showed evident cycle-to-cycle variations in threshold voltage, verifying the stochastic nature of the switching behavior. A series resistor was found effective in limiting the ON-state current and tuning the ON/OFF window (Supplementary Fig. 2). Stochastic delay time was observed before the sudden increase in device conductance during ON-switching under an electric pulse (Fig. 1c). A 300 $\mu s$ pulse of 0.5 V ( $V_{\rm in}$ ) was applied to the device, and the voltage across the series resistor ( $V_{\rm out}$ ) was monitored by an oscilloscope. Under this specific applied $V_{\rm in}$ , a finite delay time (incubation period, $\sim 130~\mu s$ ) was required before $V_{\rm out}$ abruptly increased, indicating ON-switching of the device. When the applied voltage was removed, the device relaxed to the OFF state within 100 $\mu s$ , as read by a subsequent 50 mV pulse. Figure 1d shows the statistics of the measured delay time under **Fig. 2** Working principle of a diffusive memristor based true random number generator (TRNG). **a** Circuit diagram of a TRNG with a diffusive memristor, a comparator (CMP), an AND gate, and a counter. **b** Schematic pulse waveforms at each stage of the circuit (as labeled in **a**), illustrating the working principle of our diffusive memristor TRNG. The stochastic delay time of the diffusive memristor leads to variations of the pulse width (shown in 3) and then random numbers of clock pulses that are sent to the counter (shown in 5). The bit status (counter output) before, during and after flipping is labeled in *red* in 6. The bit flipping is triggered by the rising edge of clock signal and hence the bit flipping frequency is half of the clock frequency. The counter output is random due to the random times of bit flipping, as determined by the random numbers of clock pulses sent to the counter (V<sub>5</sub>) different voltages (from 0.4 to 0.9 V). A higher voltage leads to a shorter average delay time with a narrower distribution. The stochastic delay time can be linked to the process of forming the Ag conduction channel(s), as will be discussed later in detail. Moreover, the delay time is also dependent on pulse frequency. As shown in Supplementary Fig. 3, a higher frequency leads to shorter delay times even with the same voltage amplitude and pulse width (0.5 V, 300 $\mu s$ ), which may be related to an increase of temperature of the device at higher pulse frequencies. Other factors including the speed of capacitor charging could also play a role. TRNG based on a diffusive memristor. The stochastic delay time of the Ag:SiO<sub>2</sub>-based diffusive memristor during ON-switching was utilized as the source of randomness for our TRNG. Figure 2a shows the circuit diagram of the proof-of- **Fig. 3** Experimental demonstration of a diffusive memristor true random number generator. **a** Photo of our simple circuit built on a breadboard. **b** Monitored one counter output in response to input voltage pulse (1 kHz) applied on our diffusive memristor. **c** Monitored one random binary output flipping from "1" $\rightarrow$ "0" $\rightarrow$ "0" $\rightarrow$ "1" $\rightarrow$ "0" over continuous switching cycles concept unit with a diffusive memristor, a comparator, an ANDgate, and a counter. Figure 2b illustrates the operating principle of our TRNG with waveforms corresponding to each stage of the circuit as labeled in Fig. 2a. A voltage pulse $(V_1)$ of fixed width is applied across a diffusive memristor and a series resistor (Panel 1). Under the applied voltage, the diffusive memristor is turned ON and hence the output voltage $(V_2)$ across the series resistor suddenly increases after a stochastic delay time (Panel 2). When $V_2$ is higher than a reference voltage to the comparator ( $V_{ref}$ ), the comparator output voltage $(V_3)$ goes to a logic high level (Panel 3), and $V_2$ and $V_3$ fall back to zero when the single input pulse $(V_1)$ ends. Since the delay time of the diffusive memristor is random, the comparator output voltage pulse $V_3$ has a random width. $V_3$ and a high frequency clock signal $(V_4)$ are sent to an AND gate, whose output voltage pulses ( $V_5$ in Panel 5) are sent to a counter. Panel 6 shows the binary bit (counter output, in red) stays at its pre-status ("0") before the device is turned ON, flips rapidly (triggered by clock signals) until the single input pulse $(V_1)$ ends and then stays at its post-status ("1"). The bit flipping in the counter is triggered by the rising edge of the clock signal, and hence has a frequency half of the clock frequency. The bit on which the counter stops is random, because the stochastic delay time of the diffusive memristor leads to random pulse width from the comparator $(V_3)$ and thus a random number of clock pulses that are sent to the counter. The random bit generation rate can be increased using a multi-bit counter, with which one stochastic volatile switching event can produce more than one binary bit (Supplementary Fig. 4). The diffusive memristor TRNG was experimentally implemented by a simple circuit built on a breadboard (Fig. 3a). To demonstrate the operation of our diffusive memristor TRNG, the lowest order bit of the counter output was monitored by an oscilloscope during operation (Fig. 3b). We used a pulse train of constant amplitude ( $V_1 = 0.4 \text{ V}$ ) with pulse width of 300 and 700 μs spacing (i.e., 1 kHz frequency). As shown in Fig. 3b, the bit was initially at a low logic level ("0"). After the delay time (once the diffusive memristor switched to ON state) the counter started receiving clock signals (at 4 MHz) and the bit flipped rapidly between low and high level ("0" and "1"). At the end of the input pulse $(V_1)$ , the counter stopped counting and kept its last state "1" until receiving the next counting signal. This "1" was the output bit read by the microcontroller. Due to the stochastic nature of the delay time for each cycle, the counter output after each pulse was totally unpredictable and flipped randomly between "0" | Table 1 Randomness test (NIST 800-22 test suite) results for a diffusive memristor true random number generator | | | | | |-----------------------------------------------------------------------------------------------------------------|--------------------|--------------|----------------|-----------------| | | <i>P-</i> value | Pass rate | min. pass rate | Success/failure | | Approximate entropy | 0.00983 | 75/76 | 72/76 | Success | | 2. Block frequency | 0.768138 | 75/76 | 72/76 | Success | | 3. Cumulative sums | 0.046525, 0.426525 | 73/76, 74/76 | 72/76 | Success | | 4. FFT | 0.739918 | 75/76 | 72/76 | Success | | 5. Frequency | 0.477737 | 74/76 | 72/76 | Success | | 6. Linear complexity | 0.350485 | 76/76 | 72/76 | Success | | 7. Longest run | 0.042413 | 76/76 | 72/76 | Success | | 8. Non overlapping template | - | 11052/11248 | 10656/11248 | Success | | 9. Overlapping template | 0.592591 | 75/76 | 72/76 | Success | | 10. Random excursions | - | 360/368 | 344/368 | Success | | 11. Random excursions variant | - | 818/828 | 774/828 | Success | | 12. Rank | 0.094936 | 76/76 | 72/76 | Success | | 13. Runs | 0.042413 | 75/76 | 72/76 | Success | | 14. Serial | 0.739918, 0.795464 | 76/76, 76/76 | 72/76 | Success | | 15. Universal | 0.000954 | 76/76 | 72/76 | Success | Total 76M binary bits are collected from our diffusive memristor TRNG and then divided into 76 sequences (1M bits each). Tests are considered passing if P-value (except non-overlapping-template and random excursions variant) is > 0.0001 and the pass rate exceeds the minimum pass rate for each test. Our diffusive memristor TRNG passed all the 15 tests without any post-processing, confirming its reliable performance **Fig. 4** Physical origin of stochastic delay time clarified by nanoparticle dynamics simulations. **a** The switching of the simulated memristor conductance when 48 rectangular voltage pulses are applied, with conductance normalized by the maximum memristor conductance, and **b** the variation of voltage across the memristor, normalized by the threshold voltage $V_{th}$ . **c** The switching to the low resistive state at time measured from the beginning of the corresponding pulses. The randomness of the resistive switching is clearly seen. **d** The two chosen resistive switches with different delay time and **e** corresponding particle probability distributions (1-18) marked on **d** by *yellow points*. *Inset* in **d** shows the circuit model used during the simulation. The memristor is connected with a parallel capacitor and a series resistor. **f** Potential normalized by thermal fluctuations across the sample used here. The delay time is composed of charging time of capacitor, time of Ag particles detach from Ag reservoir and the Ag transportation time until the formation of conduction channel(s), while the stochasticity is mainly attributed to the stochastic detaching process. For simulations in **a-e**, we used the following voltage pulse parameters: voltage pulse duration $\kappa t_p = 80$ (allowing enough time to switch to low resistive state for every pulse), inter-pulse interval $\kappa \Delta t = 360$ (allowing enough times to relax) and voltage amplitude $V_{am}/V_{th} = 1.6$ , potential versus temperature as in **f** (all times measured in unit of thermal relaxation time $1/\kappa$ ). The experimental delay time distributions under (**g**) 0.4 V and (**h**) 0.7 V fitted by eq. 2. **i** The fitting curve of $t_0$ vs. pulse amplitudes according to eq. (3). The fitted probability distributions appear to be consistent with experimental results, confirming the feasibility of our proposed mechanism and "1". Figure 3c shows the monitored binary bits randomly flipped from "1" $\rightarrow$ "0" $\rightarrow$ "0" $\rightarrow$ "1" $\rightarrow$ "0" during four continuous ON-switching cycles. To assess the performance of our diffusive memristor TRNG, we carried out randomness testing for 76 million binary bits using the standard statistical testing package developed by the National Institute of Standards and Technology (NIST 800-22 test suite)<sup>32</sup>. We used a microcontroller's built-in 16-bit counter with 11.0592 MHz crystal oscillation frequency as the clock signal and the 6 lowest-order bits were collected. Each input pulse will give us 6 random binary bits, for a total bit generation rate of 6 kbs<sup>-1</sup>. According to the test protocol, 76 million bits were collected (see Methods for more details) and divided into 76 sequences (1 M bits each) for the NIST tests, which returned two statistics, P-value (except non-overlapping-template and random excursions variant) and pass rate. The bits are considered random and successfully pass the test only if the P-value is greater than 0.0001 and the pass rate exceeds the minimum value defined by NIST. As shown in Table 1, our diffusive memristor TRNG passed all 15 NIST tests without any post-processing. Physical origin of stochastic switching delay time in Ag:SiO<sub>2</sub> diffusive memristors. To better understand the physical origin of the delay time and confirm its stochastic nature, we performed nanoparticle dynamical simulations utilizing a generalized model that links electrical, nano-mechanical and thermal degrees of freedom (see Methods). Unlike previous studies that mainly focused on response to a single pulse 34, 35, multi-switching-cycles under a train of pulses were simulated. In addition to the equations for heat and Ag-nanoparticle dynamics used in previous model<sup>34, 35</sup>, we also took into account both external and intrinsic memristor capacitances<sup>37, 38</sup> in order to better resemble the real conditions during experiments (see also Methods section). Figures 4a, b show the simulation results of 48 volatile switching cycles: switching of conductance G (normalized by its maximum value) is shown in Fig. 4a, while the voltage across the memristor is shown in Fig. 4b. With the same input pulses, random delay time during ON-switching was clearly observed in Fig. 4c (with time counted from the moment when the corresponding voltage pulse was applied). The delay time statistics from simulations also confirm a shorter delay time and a narrower distribution with increasing applied voltage amplitudes (Supplementary Fig. 5a), similar to experimental results shown in Fig. 1d. Moreover, the obtained distribution statistics of simulated and measured delay times are very similar. Evolution of Ag nanoparticle density distribution during two typical switching cycles (with G(t) presented in Fig. 4d) with quite different delay times was shown in Fig. 4e (panels 1-18) step by step. A simple circuit model used during the simulation is schematically shown as an inset in Fig. 4d, which consists of a memristor, a parallel capacitor and a series resistor. The capacitor represents capacitances from the device itself and also from the external circuits during electrical measurements such as cables and breadboards. As mentioned above, a series resistor is used to limit the operation current. When a voltage is applied, the voltage across memristor gradually increases (Fig. 4d, the red curve). As soon as the voltage exceeds the threshold $V_{\rm th}$ , Ag nano-particles can randomly detach from the Ag-electrode and form a large cluster nearby (Fig. 4e, panel 1). Some particles escape from the cluster and start to diffuse towards the right electrode (Pt) driven by the electric field (Fig. 4e, panel 2) and the memristor resistance starts to decrease resulting in higher energy dissipation. This results in positive-feedback: more particles travelling towards the Pt electrode enhance the device conductance, so the heat dissipation and temperature increase activating even more particle diffusion towards the Pt electrode. Finally, some Ag particles arrive at the Pt electrode and more and more particle start to diffuse from the large left cluster (Fig. 4e, panel 3). After that, Ag nanoparticles gradually migrate towards the other terminal (forming bridge spans, Fig. 4e panel 4) and the device resistance continuously drops (and its conductance rises, Fig. 4d) until the formation of Ag conduction channel(s) that bridge the two terminals and bring the device to ON state (Fig. 4e, panel 5). After the voltage pulse is off, the capacitor gradually discharges and the voltage across the memristor decays (Fig. 4d). The conduction channel breaks (Fig. 4e, panel 6), then is further fragmented (Fig. 4e, panel 7), and Ag particles are gradually absorbed by the Ag electrodes driven by interfacial energy minimization (Fig. 4e, panels 8, 9), bringing the device to OFF state. For the case of a shorter delay (second cycle in Fig. 4d), particles detach faster and start to diffuse just after detaching from the Ag-electrode (Fig. 4e, panels 10-14), while the relaxation part of the cycle (Fig. 4e, panels 15-18) is almost the same as was described above. Figure 4f shows the potential profile used for the simulation, which includes two energy scales: the interfacial energy responsible for detaching the Ag-electrode and formation of large metallic clusters near the device terminal and a weaker nanoparticle-pinning energy with many smaller wells between the electrodes. Based on our experiments and simulations, we have found that the delay time during ON switching consists of three steps: (i) the formation of a voltage across the device terminal (charging capacitor), (ii) Ag nanoparticles escaping from the big potential wells associated with interfacial energy (see Discussion of the detaching mechanisms in Supplementary Note 1), corresponding to detaching from the left Ag reservoir/large Agcluster (Fig. 4e, panel 1-2) and then (iii) transportation through the small pinning wells to the other terminal until the formation of Ag bridge(s) (Fig. 4e, Panel 2-4). The time needed to charge the capacitor (i) is deterministic in nature and delays setting voltage across the device, while the time for Ag transportation (iii) is very short (from spot 2 to spot 4, due to a fast increase in device temperature and, thus, very fast diffusion) and in practice can be neglected. Hence the stochasticity in delay time should be attributed mainly to the Ag detaching process (ii). The escape time $(t_e)$ of a particle from the primary potential well (interfacial barrier) is naturally random and its distribution can be estimated by solving the Fokker-Plank equation with parabolic well and delta-function (for classical) or ground state (for quantum) initial distribution of Ag-nanoparticles in the potential minima (Supplementary Note 1, Supplementary Figs. 6 and 7). In classical limit the delay time distribution has the form: $$P(t_{\rm e}) = \frac{Ce^{\frac{A}{1-e^{-2kt_{\rm e}}}}}{\sqrt{1-e^{-2kt_{\rm e}}}} \left(e^{2kt_{\rm e}} - 1\right)^{-1} \tag{1}$$ Where A and k are fitting parameters related to potential curvature and depth of the well, and C is a normalization constant. Adding the deterministic RC effect (Supplementary Note 2), one can easily get the distribution of stochastic delay time (t): $$P(t) = \frac{Ce^{-\frac{A}{1-e^{-2k(t-t_0)}}}}{\sqrt{1-e^{-2k(t-t_0)}}} \left(e^{2k(t-t_0)} - 1\right)^{-1}$$ (2) $$t_0 = -\tau_0 \ln \left( 1 - \frac{V_{\text{tr}}}{V} \right) + t_1 \tag{3}$$ where $\tau_0$ is characteristic "RC" time, $V_{\rm tr}$ is a threshold when the memristor can switch to its low resistance state if $V(t) > V_{tr}$ , and $t_1$ is associated with any other deterministic voltage-independent delays (e.g., characteristic temperature relaxation time). Figure 4g, h show the fitting results for the distribution of delay time under 0.4 and 0.7 V from experiments based on eq. (2) while Fig. 4i shows the relationship between $t_0$ and applied voltages with a curve fit based on eq. (3). Similarly, we obtain a very good agreement for the simulated distribution of delay time, and RC deterministic time delays $t_0$ , thus, justifying a good agreement between experimental and simulated data (Supplementary Fig. 5b). Both experimental and simulation results suggest that the stochastic process of Ag atoms detaching from Ag reservoir is responsible for the stochasticity in delay time during ONswitching. We have also checked (Supplementary Note 3 and Supplementary Fig. 8) if diffusion in higher dimensions (3D) can qualitatively change the described above simple physical picture and concluded that the mechanism described is valid until the electric field is not applied perpendicular the conducting paths. #### Discussion Most previous approaches utilizing switching variations to build TRNGs have defined a threshold value for some switching characteristic (for example, SET voltage<sup>30</sup> or read current<sup>39</sup>). The circuit will output 1 if the measured value exceeds the threshold, and 0 otherwise. Complicated feedback and post-processing (such as von Neumann corrections) are needed to correct the ratio of 1 to 0 s (bias) and improve the randomness before running NIST tests. This is because the distribution of bits generated is highly dependent on the exact distribution of the measured characteristic. If the median value shifts over time, then 0 and 1 will not be equally probable. A better approach is desired to more efficiently exploit variations in switching characteristics as sources of randomness. Our method is distinct from the previous thresholdvalue approaches. As shown in Fig. 2, the measured delay time is used to determine how many clock pulses are sent to a counter. As a result, the mapping between analog delay time and a binary value implemented by our circuit is highly chaotic when clock frequency is fast. Each generated bit is very sensitive to even small variations in delay time, which makes the reliability of our approach immune to global shifts/drifts in the delay time distribution with fast enough clock signal. Our method is a promising way to exploit intrinsic stochasticity in memristive devices for security applications. Pulse parameters were carefully chosen to optimize bitrate and ensure the randomness of generated bits. We simulated three possible cases during continuous pulse switching and identified two ways in which random number generation could fail: (i) no switching to the low resistive state during pulse, or (ii) insufficient time to relax to the high resistive state during the inter-pulse interval (Supplementary Fig. 9). Type (i) failure can be prevented by choosing a sufficiently large pulse width and amplitude, such that the device will turn ON every cycle. Type (ii) failure can be avoided by increasing the interval between pulses, so that the device is always fully relaxed and nonzero delay time occurs during every ON-switching cycle. This suggests that the pulse frequency and duration need be optimized to achieve the best performance of the diffusive memristor TRNG. Randomness from volatile switching with a high ON/OFF ratio is easier to exploit than small noises or current fluctuations. As a result, simpler circuits are required. Our diffusive memristor TRNG can be built into memory subsystems, reducing chip area and increasing security. As revealed by simulations, the stochasticity is derived from the process of ionic motion, which suggests that our diffusive memristor TRNG (like all other memristive-switching-based TRNG) could be more resistant to harsh environments than other electron-based TRNGs<sup>36</sup>. Moreover, varying temperature, when TRNG is operating, affects the distribution by shifting its maximum towards lower time delays (see experiments and simulations, Supplementary Fig. 6). However, the high frequency clock used to generate random numbers makes sure the randomness is not affected. Current bit generation rate from our diffusive memristor TRNG is 6 kb s<sup>-1</sup>, which is sufficient for many encryption applications such as internet secure session link (SSL) keys, car keys, and identification cards<sup>9, 29</sup>. To further increase the bit rate for other applications, a counter with more bits can be used in the circuit. Supplementary Fig. 10 shows the comparison between frequency counts of 8-bit block values if the 8-lower-order bits each cycle are collected and those of 6-bit block values from only 6-lowest-order bits. Clearly, frequency counts of 6-bit block values are uniform but those for the 8-bit block values are not, which is because those two higher-order bits (7th and 8th) do not flip frequently enough under the current clock signal. The 8th lowest bit flips 4 times slower than the 6th lowest bit. To make sure the two higher order bits also can flip more, we need to increase the clock frequency by a factor of about four $(11.0592 \times 4 = 44.2368 \text{ MHz})$ for an 8-bit counter. In general, a higher frequency clock signal is needed so that higher order bits can also flip frequently to guarantee the generation of high quality random bit streams. This comes at the cost of increased power consumption. Alternatively, our diffusive memristor TRNG can be combined with a linear-feedback shift register (LFSR) for higher bit rates with little increase in power consumption. We performed simulation with MATLAB and demonstrated the bitrate can be readily increased by 50 times (to 300 kb s<sup>-1</sup>) with this method (Supplementary Note 4, Supplementary Fig. 11 and Supplementary Table 1). With further optimization, such as using a LFSR with more bits, the bitrate can potentially reach over 100 MHz as previously reported<sup>29</sup>. In addition to circuit solutions, device engineering that leads to a higher switching speed of the diffusive memristors will also improve the bitrate without changing the TRNG circuit. Possible solutions include changing the switching matrix<sup>35, 40</sup> or using other memristive devices. For instance, NbO2 could be a good candidate for the TRNG because of its sub-nanosecond switching speed, albeit with relatively high operation current (~300 μA) and voltage (~1.5 V) even with small device size<sup>20</sup>. Finally, parallel operation of several diffusive memristors could also lead to increased bitrates by simultaneously generating multiple random sequences. One can efficiently save area of the circuits by 3D vertical stacking those devices 41 We further characterize the operations of our diffusive memristor TRNG in response to two important challenges: temperature effects and long pulse cycling<sup>39</sup>. Our diffusive memristor TRNG still functions satisfactorily and passes the NIST tests even at 85 °C, as shown in the Supplementary Table 2. We collected 11 M binary bits under 1 kHz pulses (voltage amplitude: 0.5 V and pulse width: 300 µs). Unlike in operation at room temperature, we can only collect the 3 lowest-order bits, which means the bitrate decreases from 6 to 3 kb s<sup>-1</sup>. at 85 °C. However, this will not be a problem if we increase the clock frequency accordingly. Utilizing a clock signal of $> 8 \times 11.0592 = 88.4736$ MHz, one will be able to keep the bitrate steady at 6 kb s<sup>-1</sup>. The required clock frequency is dependent on the spread of delay time, and so the decreased bitrate could be a result of the decreased s.d. of delay time at high temperatures. Possible degradation due to long pulse cycling is the other concern for memristive switching based TRNG<sup>39</sup>. We collected 54 M binary bits from a single diffusive memristor before the device failed and got stuck at ON state (each cycle produced 6 random bits with endurance of $\sim 10^7$ cycles). Supplementary Table 3 shows that the total 54 M random bits successfully passed all 15 NIST tests. In addition, we run the tests with the first 2 M bits from the initial cycles and the last 2 M bits from the same device after $\sim 9 \times 10^6$ continuous cycles (Supplementary Table 4). Both of them passed all 15 tests, which strongly suggests that the randomness in memristors is still sufficient to generate high quality random bits even after long cycling using our method and again highlights the feasibility and novelty compared with previous attempts to build memristive switching based TRNG<sup>29-31, 33, 39</sup> In conclusion, we proposed and experimentally demonstrated a novel diffusive memristor true random number generator (diffusive memristor TRNG) utilizing the stochastic delay time as the source of randomness. Our diffusive memristor TRNG has a simple structure, and shows evident advantages in circuit complexity, scalability, and power consumption. Binary bit sequences generated by our diffusive memristor TRNG passed all the 15 NIST Special Publication 800-22 randomness tests without any post-processing, a first for hardware utilizing memristive switching. Efficient approaches to further improve the bit generation rate are discussed. Finally, the physical nature of stochastic delay time during ON-switching in these devices was explained by nanoparticle dynamics simulation and simple analytical estimates and attributed to the ionic/atomic motion process, indicating our diffusive memristor TRNG could be immune to harsh environments in contrast to other electron-based TRNGs. This is the first time that the true randomness of switching variability in memristors has been confirmed with a standard test suite, which paves the way for the adoption of memristors for more security applications for the era of the IoT. ## Methods **Device fabrication.** We used Si wafers that have 100 nm thermally grown SiO<sub>2</sub> on top as the substrates. For the $5\times5\,\mu\text{m}^2$ micro-devices, the bottom electrodes were patterned by ultraviolet photolithography. After that, a 1.5 nm thick Ti adhesion layer and a 15 nm thick Pt bottom electrode were deposited sequentially in an electron beam evaporator, followed by a lift-off process in acetone. A 10 nm Ag: SiO<sub>2</sub> blanket layer was prepared by radio-frequency (RF) co-sputtering from SiO<sub>2</sub> and Ag targets (power for SiO<sub>2</sub>: 270 W and Ag: 12 W). Top electrodes were defined by a second photolithography step and a 15 s O<sub>2</sub> descum, metallization of 5 nm Ag using RF sputtering (100 W) and 20 nm Pt/30 nm Au deposition using electron beam evaporator and liftoff. The extra Ag layer was used as Ag ions reservoir while the Au layer was to improve the contact between pads and probe tips. **Electrical characterization**. The DC electrical characterizations were carried out using a Keysight B1500 semiconductor parameter analyzer in a voltage-sweep mode. Voltage pulses were generated through a Keysight 33220A function/arbitrary waveform generator while the output waveforms were monitored by a Keysight MSO-X 3104 T mixed signal oscilloscope. During all the electrical measurements, the bottom electrodes were connected to a resistance to ground while the top electrodes were biased. **Physical characterization**. The XPS depth profile was acquired in a Physical Electronics Instruments (PHI) quantum 2000. NIST Randomness tests. A microcontroller (IAP15F2K61S2) was introduced to collect a large number of bits from our diffusive memristor TRNG. To generate those sequences, input pulses (0.5 V, pulse width: 300 µs) at a frequency of 1 kHz were continuously sent to the diffusive memristor and a series resistor. We used the microcontroller's built-in 16-bit counter (11.0592 MHz) as the clock signal and collected the 6 lower-order bits (6 kb s<sup>-1</sup>). NIST Statistical Test Suite (Special Publication 800-22) was downloaded from the NIST websites and then run in virtual Linux system machine using the GNU Compiler Collection compiler. The test suite contains 15 randomness tests and each test targets a specific aspect of randomness. Each test returned two statistics, *P*-value (except non-overlapping-template and random excursions variant) and pass rate. The bits are considered to be random if and only if the *P*-value ≥ 0.0001 and the pass rate exceeds the minimum pass rate for each test. **Diffusive memristor dynamical simulations.** To simulate resistive switching in the diffusive memristor, we generalize the model used in ref. <sup>34</sup> where electric, heat and Ag-nanoparticle degrees of freedom were considered. In contrast to ref. <sup>34</sup> we have also taken into account the memristor self-capacitance, which is critically important to describe the delay time distributions. The diffusion of Agnanoparticles is described by the Langevin equations: $$\eta \frac{\mathrm{d}x_i}{\mathrm{d}t} = -\frac{\partial U(x_i)}{\partial x_i} + \alpha \frac{V(t)}{L} + \sqrt{2\eta k_B T} \zeta \tag{4}$$ where $x_i$ describes the location of the *i*th Ag-nanoparticle, t is time, and $\eta$ is the viscosity of Ag-nanoparticles. The potential profile $U(x_i)$ , where Ag nanoparticles diffuse, is formed due to interfacial interactions (see Discussion in Supplementary Note 1 and Supplementary Fig. 12) attracting small particles to the Ag-electrode and to the large cluster located near the electrode as well as large number of small minima due to pinning of Ag-nanoparticles to the device inhomogeneities and SiO<sub>2</sub> matrix structure as well as repulsion from Pt-electrode. The particular shape of potential (the potential profile used in simulations is shown in Fig. 4f) does not significantly affect the result. The only important property of the potential is the large minima associated with interfacial energy comparing with both temperature and depths of multiwell pinning potentials; the repulsive potential barrier of the Ptelectrode should be strong enough to ensure relaxation to high resistive state on a reasonable time scale when no voltage is applied. The second term in the righthand-side of eq. (4) is related to the electric bias/tilt of the potential in the electric field $\frac{V(t)}{t}$ if Ag-nanoparticles accumulate effective charge $\alpha$ (the strength of this electric force tilt of the potential used in simulation is given in Supplementary Fig. 8a (inset)). The last term in Eq. (4) represents the unbiased $\delta$ -correlated white noise $\zeta$ : $\langle \zeta(t) \rangle = 0$ , $\langle \zeta(0)\zeta(t) \rangle = \delta(t)$ . The noise intensity is controlled by the temperature T (see Fig. 4f to estimate $k_BT_0$ with the Boltzmann constant $k_B$ and the background temperature $T_0$ with respect to the potential used in the simulations). In particular, the noise is responsible for overcoming the interfacial barrier which is suppressed by the electric force (in the simulations the electric field decreases the interfacial potential well by a factor of 1.6 at V<sub>th</sub>); this results in switching the system to its low resistance state when a voltage pulse is applied. In addition, the noise generates the diffusion of Ag-nanoparticles towards the Ag-electrode when voltage is off resulting in the thermal relaxation of the memristors. The heat dynamics in the memristor are described by Newton's cooling law: $$\frac{\mathrm{d}T}{\mathrm{d}t} = \mathbb{C}_T^{-1}Q - \kappa(T - T_0) \tag{5}$$ where $\mathbb{C}_T$ is the memristor heat capacitance, $Q=V(t)^2/R(x_1,x_2,...,x_N)$ is Joule heat power with memristor resistance $R(x_1,x_2,...,x_N)$ , which depends on Agnanoparticle locations, $\kappa$ is the heat transfer coefficient describing heat flux from the device. Note that the actual system temperature and the macroscopic-cluster temperature can be significantly different. We assume the resistance has a tunneling nature and is described by the equation $R(x) = R(x_1, x_2, ..., x_N) =$ $$R_t \sum_{0}^{N} e^{(x_{i+1}-x_i)/\lambda}$$ where $x_0$ and $x_{N+1}$ are positions of the device terminals, $R_t$ resistance amplitude and $\lambda$ is the tunneling length. The minimum possible resistance occurs when all Ag-nanoparticles are equally separated and has the value $R_{\min} = (N+1)R_t e^{(x_{N+1}-x_0)/((N+1)\lambda)}$ (we used $\lambda/L = 0.12$ for 1D and 0.2 for 3D simulations). As a distributed system with high resistance the memristor can have a capacitance ( $C_{\rm M}$ ) which was not considered in previous models<sup>34, 35</sup>. In general, this capacitance could be different in the two memristor states<sup>37, 38</sup>, but we, for simplicity, assume that $C_{\rm M}$ is a constant and is not a function Ag nano-particle locations. A simple consideration of a circuit consisting of the memristor resistance connected in parallel to the memristor capacitance result in the equation for voltage drop V(t) across the memristor: $$\tau_0 \frac{\mathrm{d}V}{\mathrm{d}t} = V_{\mathrm{ex}}(t) - \left(1 + \frac{R_{\mathrm{ex}}}{R(x)}\right)V \tag{6}$$ where "RC" time $\tau_0 = C_{\rm M}R_{\rm ex}$ with the resistance $R_{\rm ex}$ of external wires connected in sequence with the memristor (for simulations we used $\kappa\tau_0 = 16$ and $\frac{R_{\rm ex}}{R_{\rm min}} = 0.5$ ), and $V_{\rm ex}$ describes the applied voltage pulses. **Data availability**. The data that support the findings of this study are available from the corresponding author upon request. Received: 6 February 2017 Accepted: 1 August 2017 Published online: 12 October 2017 #### References - 1. Weber, R. H. & Weber, R. Internet of Things, Vol. 12. (Springer, 2010). - 2. Evans, D. The internet of things: how the next evolution of the internet is changing everything. *Cisco* 1–11 (2011). - Van der Leest, V., Maes, R., Schrigen, G. J. & Tuyls, P. Hardware intrinsic security to protect value in the mobile market. ISSE 2014 Securing Electronic Business Processes (Springer Vieweg, Wiesbaden, 2014). - Bucci, M., Germani, L., Luzzi, R., Trifiletti, A. & Varanonuovo, M. A high-speed oscillator-based truly random number source for cryptographic applications on a smart card IC. IEEE Trans. Computers 52, 403–409 (2003). - Petrie, C. S. & Connelly, J. A. A noise-based IC random number generator for applications in cryptography. *IEEE Trans. Circuits and Systems I* 47, 615–621 (2002) - Tokunaga, C., Blaauw, D. & Mudge, T. True random number generator with a metastability-based quality control. Proc. ISSCC 44, 404–405 (2007). - Brederlow, R., Prakash, R., Paulus, C. & Thewes, R. A low-power true random number generator using random telegraph noise of single-oxde-traps. *IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC)*, 1666–1675 (San Francisco, CA, USA, 2006). - Yasuda, S. et al. Physical random number generator based on MOS structure after soft breakdown. IEEE J. Solid State Circ. 39, 1375–1377 (2004). - Liu, N., Pinckney, N., Hansen, S., Sylvester, D. & Blaauw, D. 2011 Symposium on VLSI Circuits 216–217 (Honolulu, HI, USA, 2011). - Yang, K. et al. A 23Mb/s 23pJ/b fully synthesized true-random-number generator in 28 nm and 65 nm CMOS. IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC) 280–281 (San Francisco, CA, USA, 2014). - Fujita, S. et al. Si nanodevices for random number generating circuits for cryptographic security. IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC) 294–295 (San Francisco, CA, USA, 2004). - Srinivasan, S. et al. 2.4GHz 7mW all-digital PVT-variation tolerant true random number generator in 45nm CMOS. Symposium on VLSI Circuits 203–204 (Honolulu, HI, USA, 2010). - Fukushima, A. et al. Spin dice: a scalable truly random number generator based on spintronics. Appl. Phys. Express 7, 083001 (2014). - Chua, L. O. Memristor-the missing circuit element. IEEE Transac. Circ. Theory 18, 507–519 (1971). - Strukov, D. B., Snider, G. S., Stewart, D. R. & Williams, R. S. The missing memristor found. Nature 453, 80–83 (2008). - Yang, J. J., Strukov, D. B. & Stewart, D. R. Memristive devices for computing. Nat. Nanotechnol. 8, 13–24 (2013). - Chang, T., Yang, Y. & Lu, W. Build neuromorphic circuits with memristive devices. *IEEE Circ. Syst. Magazine* 13, 56–73 (2013). - Pi, S., Ghadiri-Sadrabadi, M., Bardin, J. C. & Xia, Q. Nanoscale memristive radiofrequency switches. Nat. Commun. 6, 7519 (2015). - Valov, I., Waser, R., Jameson, J. R. & Kozicki, M. N. Electrochemical metallization memories-fundamentas, applications, prospects. *Nanotechnology*. 22, 254003 (2011). - Pickett, M. D. & Williams, R. S. Sub-100 fJ and sub-nanosecond thermally driven threshold switching in niobium oxide crosspoint nanodevices. *Nanotechnology.* 23, 215202 (2012). - Torrezan, A. C., Strachan, J. P., Medeiros-Ribeiro, G. & Williams, R. S. Subnanosecond switching of a tantalum oxide memristor. *Nanotechnology.* 22, 485203 (2011). - Lee, M. J. et al. A fast, high-endurance and scalable non-volatile memory device made from asymmetric Ta<sub>2</sub>O<sub>(5-x)</sub>/TaO<sub>(2-x)</sub> bilayer structures. *Nat. Mater.* 10, 625–630 (2011). - Pi, S., Lin, P. & Xia, Q. Cross point arrays of 8 nm×8 nm memristive devices fabricated with nanoimprint lithography. J. Vacuum Sci. Technol. B Microelectron. Nanometer Struct. 31, 06FA02 (2013). - Xia, Q. et al. Memristor–CMOS hybrid integrated circuits for reconfigurable logic. Nano. Lett. 9, 3640–3645 (2009). - Guan, X., Yu, S. & Wong, H. S. P. On the switching parameter variation of metal-oxide RRAM—part I: physical modeling and simulation methodology. IEEE Transac. Electron Devices 59, 1172–1182 (2012). - Gaba, S., Sheridan, P., Zhou, J., Choi, S. & Lu, W. Stochastic memristive devices for computing and neuromorphic applications. *Nanoscale* 5, 5872–5878 (2013). - Chen, A. Utilizing the variability of resistive random access memory to implement reconfigurable physical unclonable functions. *IEEE Electron Devices* Lett. 59, 1172–1182 (2012). - Liu, R., Wu, H., Pang, Y., Qian, H. & Yu, S. Experimental characterization of physical unclonable function based on 1kb resistive random access memory arrays. *IEEE Electron Devices Lett.* 36, 1380–1383 (2015). - Huang, C. Y., Shen, W. C., Tseng, Y. H., King, Y. C. & Lin, C. J. A contactresistive random-access-memory-based true random number generator. *IEEE Electron Devices Lett.* 33, 1108–1110 (2012). - Balatti, S., Ambrogio, S., Wang, Z. & Ielmini, D. True random number generation by variability of resistive switching in oxide-based devices. *IEEE J. Emerg. Select. Top. Circuits Syst.* 5, 214–221 (2015). - Balatti, S. et al. Physical unbiased generation of random numbers with coupled resistive switching devices. IEEE Transac. Electron Devices 63, 2029–2035 (2016). - Rukhin A. et al. A statistical test suite for random and pseudorandom number generators for cryptographic applications. NIST, Special Publication 800–822, (2010). - 33. Wei, Z. et al. True random number generator using current difference based on a fractional stochastic model in 40-nm embedded ReRAM. *IEEE Electron. Dev. Meet.* 4.8.1–4.8.4 (San Franciso, CA, USA, 2016). - Wang, Z. et al. Memristors with diffusive dynamics as synaptic emulators for neuromorphic computing. *Nat. Mater.* 16, 101–108 (2017). - Midya, R. et al. Anatomy of Ag/Hafnia-based selectors with 10<sup>10</sup> nonlinearity. Adv. Mater. 29, 1604457 (2016). - 36. Fang, R. et al. Total ionizing dose effect of γ-ray radiation on the switching characteristics and filament stability of HfO<sub>x</sub> resistive random access memory. *Appl. Phys. Lett.* **104**, 183507 (2014). - Salaoru, I., Li, Q., Khiat, A. & Prodromakis, T. Coexistence of memory resistance and memory capacitance in TiO<sub>2</sub> solid-state devices. *Nanoscale Res. Lett.* 9, 552–558 (2014). - Bessonov, A. A. et al. Layered memristive and memcapacitive switches for printable electronics. Nat. Mater. 14, 199–204 (2015). - Gallo, M. L., Tuma, T., Zipoli, F., Sebastian, A., Eleftheriou, E. Inherent stochasticity in phase-change memory devices. in 46th European Solid State Device Research Conference (ESSDERC), 373–376 (Lausanne, Switzerland, 2016). - Song, J. et al. Monolithic integration of AgTe/TiO2 based threshold switching device with TiN liner for steep slope field-effect transistors. *IEEE International Electron Devices Meeting (IEDM)* 25.3.1–25.3.4 (San Francisco, CA, USA, 2016). - Baek, I. G. et al. Realization of vertical resistive memory (VRRAM) using cost effective 3D process. *IEEE International Electronic Devices Meeting (IEDM)*. 31.8.1–31.8.4 (Washington, DC, USA, 2011). ## **Acknowledgements** This work was supported in part by the U.S. Air Force Office for Scientific Research (AFOSR) (Grant No. FA9550-12-1-0038), the U.S. Air Force Research Laboratory (AFRL) (Grant No. FA8750-15-2-0044), and the National Science Foundation (NSF; ECCS-1253073). D.B. is supported by a Research Experience for Undergraduates (REU) supplement grant from NSF. Any opinions, findings and conclusions or recommendations expressed in this material are those of the authors and do not necessarily reflect the views of AFRL. We thank C. Yu and Dr. Xiaolin Xu for helpful discussions. #### **Author contributions** Q.X. and H.J. conceived the idea, Q.X., J.J.Y. and H.J. designed the experiments. H.J. performed device fabrication and engineering. D.B. and S.L. built the circuit. H.J., D.B. and S.L. performed electrical measurements. S.E.S. performed the simulation and modeling. Z.W., Y.L., S.J., R.M. and C.L. helped with experiments and data analysis. Q.X., H.J., S.E.S. and J.J.Y. wrote the manuscript. All authors discussed the results, commented on and gave approval to the final version of the manuscript. # **Additional information** Supplementary Information accompanies this paper at doi:10.1038/s41467-017-00869-x. Competing interests: The authors declare no competing financial interests. Reprints and permission information is available online at http://npg.nature.com/reprintsandpermissions/ **Publisher's note:** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations. Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit <a href="http://creativecommons.org/licenses/by/4.0/">http://creativecommons.org/licenses/by/4.0/</a>. © The Author(s) 2017